Web Analytics
Datasheet 搜索 > FPGA芯片 > Altera(阿尔特拉) > 5SGXMA7K2F35I2LN 数据手册 > 5SGXMA7K2F35I2LN 开发手册 1/24 页
5SGXMA7K2F35I2LN
器件3D模型
9
导航目录
  • 典型应用电路图在P4P5P7P8
  • 封装尺寸在P10
  • 型号编码规则在P20
5SGXMA7K2F35I2LN数据手册
Page:
of 24 Go
若手册格式错乱,请下载阅览PDF原文件
Stratix V Device Overview
2015.01.15
SV51001
Subscribe
Send Feedback
Altera’s 28-nm Stratix
®
V FPGAs include innovations such as an enhanced core architecture, integrated
transceivers up to 28.05 gigabits per second (Gbps), and a unique array of integrated hard intellectual
property (IP) blocks.
With these innovations, Stratix V FPGAs deliver a new class of application-targeted devices optimized for:
Bandwidth-centric applications and protocols, including PCI Express
®
(PCIe
®
) Gen3
Data-intensive applications for 40G/100G and beyond
High-performance, high-precision digital signal processing (DSP) applications
Stratix V devices are available in four variants (GT, GX, GS, and E), each targeted for a different set of
applications. For higher volume production, you can prototype with Stratix V FPGAs and use the low-
risk, low-cost path to HardCopy
®
V ASICs.
Related Information
Stratix V Device Handbook: Known Issues
Lists the planned updates to the Stratix V Device Handbook chapters.
Stratix V Family Variants
The Stratix V device family contains the GT, GX, GS, and E variants.
Stratix V GT devices, with both 28.05-Gbps and 12.5-Gbps transceivers, are optimized for applications
that require ultra-high bandwidth and performance in areas such as 40G/100G/400G optical communica‐
tions systems and optical test systems. 28.05-Gbps and 12.5-Gbps transceivers are also known as GT and
GX channels, respectively.
Stratix V GX devices offer up to 66 integrated transceivers with 14.1-Gbps data rate capability. These
transceivers also support backplane and optical interface applications. These devices are optimized for
high-performance, high-bandwidth applications such as 40G/100G optical transport, packet processing,
and traffic management found in wireline, military communications, and network test equipment
markets.
Stratix V GS devices have an abundance of variable precision DSP blocks, supporting up to 3,926 18x18
or 1,963 27x27 multipliers. In addition, Stratix V GS devices offer integrated transceivers with 14.1-Gbps
data rate capability. These transceivers also support backplane and optical interface applications. These
devices are optimized for transceiver-based DSP-centric applications found in wireline, military,
broadcast, and high-performance computing markets.
©
2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are
trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as
trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance
of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any
products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information,
product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device
specifications before relying on any published information and before placing orders for products or services.
ISO
9001:2008
Registered
www.altera.com
101 Innovation Drive, San Jose, CA 95134

5SGXMA7K2F35I2LN 数据手册

Altera(阿尔特拉)
23 页 / 0.79 MByte
Altera(阿尔特拉)
520 页 / 4.39 MByte
Altera(阿尔特拉)
24 页 / 0.81 MByte
Altera(阿尔特拉)
20 页 / 0.54 MByte

5SGXMA7K2F35I2 数据手册

Altera(阿尔特拉)
FPGA - 现场可编程门阵列 FPGA - Stratix V GX 2560 LABs 432 IOs
Altera(阿尔特拉)
Intel(英特尔)
器件 Datasheet 文档搜索
器件加载中...
AiEMA 数据库涵盖高达 72,405,303 个元件的数据手册,每天更新 5,000 多个 PDF 文件