Datasheet 搜索 > CPLD芯片 > Altera(阿尔特拉) > EPM7128AETC144-5N 数据手册 > EPM7128AETC144-5N 用户编程技术手册 1/65 页


¥ 347.528
EPM7128AETC144-5N 用户编程技术手册 - Altera(阿尔特拉)
制造商:
Altera(阿尔特拉)
分类:
CPLD芯片
封装:
TQFP-144
描述:
ALTERA EPM7128AETC144-5N 芯片, CPLD, MAX7000A系列, 128宏单元, 144TQFP
Pictures:
3D模型
符号图
焊盘图
引脚图
产品图
页面导航:
导航目录
EPM7128AETC144-5N数据手册
Page:
of 65 Go
若手册格式错乱,请下载阅览PDF原文件

®
Includes
MAX 7000AE
Altera Corporation 1
MAX 7000A
Programmable Logic
Device
September 2003, ver. 4.5 Data Sheet
DS-M7000A-4.5
Features...
■ High-performance 3.3-V EEPROM-based programmable logic
devices (PLDs) built on second-generation Multiple Array MatriX
(MAX
®
) architecture (see Table 1)
■ 3.3-V in-system programmability (ISP) through the built-in
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface with
advanced pin-locking capability
– MAX 7000AE device in-system programmability (ISP) circuitry
compliant with IEEE Std. 1532
– EPM7128A and EPM7256A device ISP circuitry compatible with
IEEE Std. 1532
■ Built-in boundary-scan test (BST) circuitry compliant with
IEEE Std. 1149.1
■ Supports JEDEC Jam Standard Test and Programming Language
(STAPL) JESD-71
■ Enhanced ISP features
– Enhanced ISP algorithm for faster programming (excluding
EPM7128A and EPM7256A devices)
– ISP_Done bit to ensure complete programming (excluding
EPM7128A and EPM7256A devices)
– Pull-up resistor on I/O pins during in-system programming
■ Pin-compatible with the popular 5.0-V MAX 7000S devices
■ High-density PLDs ranging from 600 to 10,000 usable gates
■ Extended temperature range
f
For information on in-system programmable 5.0-V MAX 7000 or 2.5-V
MAX 7000B devices, see the MAX 7000 Programmable Logic Device Family
Data Sheet or the MAX 7000B Programmable Logic Device Family Data Sheet.
器件 Datasheet 文档搜索
AiEMA 数据库涵盖高达 72,405,303 个元件的数据手册,每天更新 5,000 多个 PDF 文件