Datasheet 搜索 > NXP(恩智浦) > SGTL5000XNLA3/R2 数据手册 > SGTL5000XNLA3/R2 数据手册 6/68 页

¥ 0
SGTL5000XNLA3/R2 数据手册 - NXP(恩智浦)
制造商:
NXP(恩智浦)
封装:
HVQCCN
Pictures:
3D模型
符号图
焊盘图
引脚图
产品图
页面导航:
引脚图在P3P4Hot
典型应用电路图在P13P15P59P60
原理图在P2P12P20P23P59P60
封装尺寸在P61P62P63P64P65P66
型号编码规则在P1
封装信息在P61P62P63P64P65P66
功能描述在P3P12P13P14P15P16
技术参数、封装参数在P1P9
应用领域在P13P15P59P60
电气规格在P5P6P7P8P9P10P11P13
导航目录
SGTL5000XNLA3/R2数据手册
Page:
of 68 Go
若手册格式错乱,请下载阅览PDF原文件

Analog Integrated Circuit Device Data
6 Freescale Semiconductor
SGTL5000
ELECTRICAL CHARACTERISTICS
MAXIMUM RATINGS
Table 4. Input/Output Electrical Characteristics
Test Conditions unless otherwise noted: V
DDIO
= 3.3 V, V
DDA
= 3.3 V, T
A
= 25 °C, Slave mode, f
S
= 48 kHz, MCLK = 256 f
S
,
24 bit input, 1.02 kHz sine.
Characteristic Symbol Min Typ Max Unit
LINEIN Input Level (3.3 V VDDA)
- - 2.83 V
PP
LINEIN Input Level (1.8 V VDDA)
- - 1.60 V
PP
MIC Input Level (3.3 V VDDA)
- - 2.83 V
PP
MIC Input Level (1.8 V VDDA)
- - 1.60 V
PP
LINEOUT Output level
0 dBFS at 1.031 kHz 12S input, 1.8 V LINEOUT supply (normally
VDDIO), 10
k load
1.46 1.52 1.68
V
PP
LINEOUT Output level
0 dBFS at 1.031 kHz 12S input, 3.3 V LINEOUT supply (normally
VDDIO), 10
k load
2.53 2.61 3.11
V
PP
LINEIN Input Impedance
- 29 - k
MIC Input Impedance
- 2.9 - k
LINEOUT Output Impedance
- 320 -
LINEOUT Load
10 - - k
HP (headphone) Load
16 - -
SYS_MCLK Input Voltage swing
-0.3 V
DDIO
V
DDIO
+0.3 V
SYS_MCLK Rise/Fall Time
0.5 - 10 ns
器件 Datasheet 文档搜索
AiEMA 数据库涵盖高达 72,405,303 个元件的数据手册,每天更新 5,000 多个 PDF 文件