Web Analytics
Datasheet 搜索 > CPLD芯片 > Altera(阿尔特拉) > EPM240T100I5N 数据手册 > EPM240T100I5N 产品描述及参数 1/6 页
EPM240T100I5N
器件3D模型
24.435
EPM240T100I5N数据手册
Page:
of 6 Go
若手册格式错乱,请下载阅览PDF原文件
© August 2009 Altera Corporation MAX II Device Handbook
1. Introduction
Introduction
The MAX
®
II family of instant-on, non-volatile CPLDs is based on a 0.18-µm,
6-layer-metal-flash process, with densities from 240 to 2,210 logic elements (LEs) (128
to 2,210 equivalent macrocells) and non-volatile storage of 8 Kbits. MAX II devices
offer high I/O counts, fast performance, and reliable fitting versus other CPLD
architectures. Featuring MultiVolt core, a user flash memory (UFM) block, and
enhanced in-system programmability (ISP), MAX II devices are designed to reduce
cost and power while providing programmable solutions for applications such as bus
bridging, I/O expansion, power-on reset (POR) and sequencing control, and device
configuration control.
Features
The MAX II CPLD has the following features:
Low-cost, low-power CPLD
Instant-on, non-volatile architecture
Standby current as low as 25 µA
Provides fast propagation delay and clock-to-output times
Provides four global clocks with two clocks available per logic array block (LAB)
UFM block up to 8 Kbits for non-volatile storage
MultiVolt core enabling external supply voltages to the device of either
3.3 V/2.5 V or 1.8 V
MultiVolt I/O interface supporting 3.3-V, 2.5-V, 1.8-V, and 1.5-V logic levels
Bus-friendly architecture including programmable slew rate, drive strength,
bus-hold, and programmable pull-up resistors
Schmitt triggers enabling noise tolerant inputs (programmable per pin)
I/Os are fully compliant with the Peripheral Component Interconnect Special
Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V
operation at 66 MHz
Supports hot-socketing
Built-in Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry
compliant with IEEE Std. 1149.1-1990
ISP circuitry compliant with IEEE Std. 1532
MII51001-1.9

EPM240T100I5N 数据手册

Altera(阿尔特拉)
10 页 / 0.13 MByte
Altera(阿尔特拉)
2 页 / 0.09 MByte
Altera(阿尔特拉)
101 页 / 1.01 MByte
Altera(阿尔特拉)
88 页 / 0.8 MByte
Altera(阿尔特拉)
6 页 / 0.08 MByte
Altera(阿尔特拉)
12 页 / 0.26 MByte
Altera(阿尔特拉)
1 页 / 0.14 MByte

EPM240T100I5 数据手册

Altera(阿尔特拉)
CPLD - 复杂可编程逻辑器件 CPLD - MAX II 192 Macro 80 IOs
Intel(英特尔)
Altera(阿尔特拉)
ALTERA  EPM240T100I5N  芯片, CPLD, MAX II, 240单元, TQFP100
Intel(英特尔)
Altera(阿尔特拉)
Intel(英特尔)
Altera(阿尔特拉)
Intel(英特尔)
Intel(英特尔)
器件 Datasheet 文档搜索
器件加载中...
AiEMA 数据库涵盖高达 72,405,303 个元件的数据手册,每天更新 5,000 多个 PDF 文件